# Low Voltage Rail-To-Rail Sleep-Mode™ Operational **Amplifier**

The MC33304 is a monolithic bipolar operational amplifier. This low voltage rail-to-rail amplifier has both a rail-to-rail input and output stage, with high output current capability. This amplifier also employs Sleep-Mode technology. In sleepmode, the micropower amplifier is active and waiting for an input signal. When a signal is applied, causing the amplifier to source or sink ≥200 µA (typically) to the load, it will automatically switch to the awakemode (supplying up to 70 mA to the load). When the output current drops below 90 µA, the amplifier automatically returns to the sleepmode.

Excellent performance can be achieved as an audio amplifier. This is due to the amplifier's low noise and low distortion. A delay circuit is incorporated to prevent crossover distortion.

- Ideal for Battery Applications
- Full Output Signal (No Distortion) for Battery Applications Down to ±0.9 VDC.
- Single Supply Operation (+1.8 to +12 V)
- Rail-To-Rail Performance on Both the Input and Output
- Output Voltages Swings Typically within 100 mV of Both Rails  $(R_L = 1.0 \text{ m}\Omega)$
- Two States: "Sleepmode" (Micropower,  $I_D = 110 \,\mu\text{A/Amp}$ ) and "Awakemode" (High Performance,  $I_D = 1200 \mu A/Amp$ )
- Automatic Return to Sleepmode when Output Current Drops Below Threshold, Allowing a Fully Functional Micropower Amplifier
- Independent Sleepmode Function for Each Amplifier
- No Phase Reversal on the Output for Overdriven Input Signals
- High Output Current (70 mA typically)
- 600 Ω Drive Capability

August, 2000 - Rev. 1

- Standard Pinouts; No Additional Pins or Components Required
- Drop-In Replacement for Many Other Quad Operational Amplifiers
- Similar to MC33201, MC33202 and MC33204 Family
- The MC33304 Amplifier is Offered in the Plastic DIP or SOIC Package (P and D Suffixes)



http://onsemi.com



#### **PIN CONNECTIONS**

WW = Work Week

YY. Y = Year



#### ORDERING INFORMATION

| Device     | Package | Shipping         |
|------------|---------|------------------|
| MC33304D   | SO-14   | 55 Units/Rail    |
| MC33304DR2 | SO-14   | 2500 Tape & Reel |
| MC33304P   | PDIP-14 | 25 Units/Rail    |

#### TYPICAL DC ELECTRICAL CHARACTERISTICS (T<sub>A</sub> = 25°C)

| Characteristic                          | V <sub>CC</sub> = 2.0 V | V <sub>CC</sub> = 3.3 V | V <sub>CC</sub> = 5.0 V | Unit      |
|-----------------------------------------|-------------------------|-------------------------|-------------------------|-----------|
| Input Offset Voltage                    |                         |                         |                         | mV        |
| V <sub>IO(max)</sub><br>MC33304         | ±10                     | ±10                     | ±10                     |           |
| Output Voltage Swing                    |                         |                         |                         |           |
| $V_{OH} (R_L = 600 \Omega)$             | 1.85                    | 3.10                    | 4.75                    | $V_{min}$ |
| $V_{OL} (R_L = 600 \Omega)$             | 0.15                    | 0.15                    | 0.15                    | $V_{max}$ |
| Power Supply Current per Amplifier (ID) |                         |                         |                         |           |
| Awakemode                               | 1.625                   | 1.625                   | 1.625                   | mA        |
| Sleepmode                               | 140                     | 140                     | 140                     | μΑ        |

Specifications are for reference only and not necessarily guaranteed.  $V_{EE} = Gnd$ .

#### **MAXIMUM RATINGS**

| Rating                                                | Symbol           | Value                   | Unit |
|-------------------------------------------------------|------------------|-------------------------|------|
| Supply Voltage (V <sub>CC</sub> to V <sub>EE</sub> )  | V <sub>S</sub>   | +16                     | V    |
| ESD Protection Voltage at Any Pin<br>Human Body Model | V <sub>ESD</sub> | 2000                    | V    |
| Voltage at Any Device Pin (Note 2.)                   | $V_{DP}$         | V <sub>S</sub> ± 0.5    | V    |
| Input Differential Voltage Range                      | $V_{IDR}$        | (Notes 1. and 2.)       | V    |
| Output Short Circuit Duration                         | t <sub>s</sub>   | Indefinite<br>(Note 3.) | sec  |
| Maximum Junction Temperature                          | TJ               | +150                    | °C   |
| Storage Temperature Range                             | T <sub>stg</sub> | -65 to +150             | °C   |
| Maximum Power Dissipation                             | P <sub>D</sub>   | (Note 5.)               | mW   |

#### RECOMMENDED OPERATING CONDITIONS

| Characteristic                               | Symbol           | Min             | Тур | Max             | Unit |
|----------------------------------------------|------------------|-----------------|-----|-----------------|------|
| Supply Voltage                               | Vs               |                 |     |                 | V    |
| Single Supply                                |                  | 1.8             | _   | 12              |      |
| Split Supplies                               |                  | ±0.9            | _   | ±6.0            |      |
| Input Voltage Range, Sleepmode and Awakemode | V <sub>ICR</sub> | V <sub>EE</sub> | _   | V <sub>CC</sub> | V    |
| Ambient Operating Temperature Range          | T <sub>A</sub>   | -40             | _   | +105            | °C   |

- 1. The differential input voltage of each amplifier is limited by two internal diodes. The diodes are connected across the inputs in parallel and opposite to each other. For more differential input voltage range, use current limiting resistors in series with the input pins.
- 2. The common—mode input voltage range of each amplifier is limited by diodes connected from the inputs to both power supply rails. Therefore, the voltage on either input must not exceed supply rail by more than ±500 mV.
- 3. Simultaneous short circuits of two or more amplifiers to the positive or negative rail can exceed the power dissipation ratings and cause eventual failure of the device.
- 4. Rail-to-rail performance is achieved at the input of the amplifier by using parallel NPN-PNP differential stages. When the inputs are near the negative rail (V<sub>EE</sub> < V<sub>CM</sub> < 800 mV), the PNP stage is on. When the inputs are above 800 mV (i.e. 800 mV < V<sub>CM</sub> < V<sub>CC</sub>), the NPN stage is on. This switching of the input pairs will cause a reversal of input bias current. Slight changes in the input offset voltage will be noted between the NPN and PNP pairs. Cross-coupling techniques have been used to keep this change to a minimum.
- 5. Power dissipation must be considered to ensure maximum junction (T<sub>J</sub>) is not exceeded. (See Figure 2)
- 6. When connected as a voltage follower and used in transient conditions, a current limiting resistor may be needed between the output and the inverting input. This is because of the back to back diodes clamped across the inputs. The value of this resistor should be between 1.0 k $\Omega$  and 10 k $\Omega$ . If the amplifier does not become slew rate limited and is processing low frequency waveforms, then no resistor would be necessary. (The output could be tied directly to the negative input.)

**DC ELECTRICAL CHARACTERISTICS** ( $V_{CC}$  = +5.0 V,  $V_{EE}$  = Gnd,  $T_A$  = 25°C, unless otherwise noted.)

| Characteristic                                                                                                                                                                                                                                                                                                                  | Symbol                                                                   | Min                    | Тур                            | Max                 | Unit  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|------------------------|--------------------------------|---------------------|-------|
| Input Offset Voltage (V <sub>CM</sub> = 0 V, V <sub>O</sub> = 0 V) (Note 4.)<br>Sleepmode and Awakemode                                                                                                                                                                                                                         | V <sub>IO</sub>                                                          |                        |                                |                     | mV    |
| $T_A = 25$ °C<br>$T_A = -40$ ° to +105°C                                                                                                                                                                                                                                                                                        |                                                                          | -10<br>-13             | 0.7                            | +10<br>+13          |       |
| Average Temperature Coefficient of Input Offset Voltage $(R_S = 50 \Omega, V_{CM} = 0 V, V_O = 0 V)$                                                                                                                                                                                                                            | $\Delta V_{IO}/\Delta T$                                                 |                        |                                |                     | μV/°C |
| $T_A = -40^{\circ}$ to +105°C, Sleepmode and Awakemode                                                                                                                                                                                                                                                                          |                                                                          | _                      | 2.0                            | -                   |       |
| Input Bias Current ( $V_{CM} = 0 \text{ V}, V_O = 0 \text{ V}$ ) (Note 4.)<br>Awakemode                                                                                                                                                                                                                                         | I <sub>IB</sub>                                                          |                        |                                |                     | nA    |
| $T_A = 25^{\circ}C$<br>$T_A = -40^{\circ}$ to +105°C                                                                                                                                                                                                                                                                            |                                                                          | _                      | 90                             | +200<br>+500        |       |
| Input Offset Current (V <sub>CM</sub> = 0 V, V <sub>O</sub> = 0 V) (Note 4.) Awakemode                                                                                                                                                                                                                                          | II <sub>IO</sub>                                                         |                        |                                |                     | nA    |
| $T_A = 25^{\circ}C$<br>$T_A = -40^{\circ}$ to +105°C                                                                                                                                                                                                                                                                            |                                                                          | _<br>_                 | 3.1<br>–                       | +50<br>+100         |       |
| Large Signal Voltage Gain (V <sub>CC</sub> = +5.0 V, V <sub>EE</sub> = -5.0 V) Awakemode, $R_L$ = 600 $\Omega$                                                                                                                                                                                                                  | A <sub>VOL</sub>                                                         |                        |                                |                     | dB    |
| $T_A = 25^{\circ}C$<br>$T_A = -40^{\circ}$ to +105°C                                                                                                                                                                                                                                                                            |                                                                          | 90<br>85               | 116                            | _<br>_              |       |
| Power Supply Rejection Ratio, Awakemode                                                                                                                                                                                                                                                                                         | PSRR                                                                     | 65                     | 90                             | -                   | dB    |
| Output Short Circuit Current (Awakemode) (V <sub>ID</sub> = ±0.2 V)                                                                                                                                                                                                                                                             | I <sub>SC</sub>                                                          |                        |                                |                     | mA    |
| Source<br>Sink                                                                                                                                                                                                                                                                                                                  |                                                                          | -200<br>+50            | -89<br>+89                     | -50<br>+200         |       |
| Output Transition Current, Source/Sink Sleepmode to Awakemode, $V_{CC}$ = +1.0 V, $V_{EE}$ = -1.0 V Awakemode to Sleepmode, $V_{CC}$ = +5.0 V, $V_{EE}$ -5.0 V                                                                                                                                                                  | I <sub>TH1</sub>  <br>  I <sub>TH2</sub>                                 | -<br>90                | _<br>_                         | 200                 | μА    |
| Output Voltage Swing (V <sub>ID</sub> = ±0.2 V)                                                                                                                                                                                                                                                                                 |                                                                          |                        |                                |                     | V     |
| Sleepmode $V_{CC} = +5.0 \text{ V}, V_{EE} = 0 \text{ V}, R_L = 1.0 \text{ M}\Omega$ $V_{CC} = 0 \text{ V}, V_{EE} = -5.0 \text{ V}, R_L = 1.0 \text{ M}\Omega$ $V_{CC} = +2.0 \text{ V}, V_{EE} = 0 \text{ V}, R_L = 1.0 \text{ M}\Omega$ $V_{CC} = 0 \text{ V}, V_{EE} = -2.0 \text{ V}, R_L = 1.0 \text{ M}\Omega$ Awakemode | V <sub>OH</sub><br>V <sub>OL</sub><br>V <sub>OL</sub>                    | 4.90<br>-<br>1.90<br>- | 4.97<br>-4.96<br>1.98<br>-1.97 | -4.90<br>-<br>-1.90 |       |
| $V_{CC}$ = +5.0 V, $V_{EE}$ = 0 V, $R_L$ = 600 $\Omega$<br>$V_{CC}$ = 0 V, $V_{EE}$ = -5.0 V, $R_L$ = 600 $\Omega$                                                                                                                                                                                                              | V <sub>OH</sub><br>V <sub>OL</sub>                                       | 4.75<br>-              | 4.86<br>-4.85                  | -<br>-4.75          |       |
| $V_{CC} = +2.0 \text{ V}, V_{EE} = 0 \text{ V}, R_L = 600 \Omega$ $V_{CC} = 0 \text{ V}, V_{EE} = -2.0 \text{ V}, R_L = 600 \Omega$ $V_{CC} = +2.5 \text{ V}, V_{EE} = -2.5 \text{ V}, R_L = 600 \Omega$ $V_{CC} = +2.5 \text{ V}, V_{EE} = -2.5 \text{ V}, R_L = 600 \Omega$                                                   | V <sub>OH</sub><br>V <sub>OL</sub><br>V <sub>OH</sub><br>V <sub>OL</sub> | 1.85<br>-<br>-<br>-    | 1.91<br>-1.90<br>2.41<br>-2.40 | -1.85<br>-<br>-     |       |
| Common Mode Rejection Ratio                                                                                                                                                                                                                                                                                                     | CMRR                                                                     | 60                     | 90                             | _                   | dB    |
| Power Supply Current (per Amplifier) Sleepmode                                                                                                                                                                                                                                                                                  | I <sub>D</sub>                                                           |                        |                                |                     | μА    |
| $V_{CC} = +2.0 \text{ V}, V_{EE} = 0 \text{ V}$ $T_A = +25^{\circ}\text{C}$<br>$V_{CC} = +2.5 \text{ V}, V_{EE} = -2.5 \text{ V}$ $T_A = +25^{\circ}\text{C}$<br>$T_A = -40^{\circ} \text{ to } +105^{\circ}\text{C}$                                                                                                           |                                                                          | _                      | 85<br>110                      | -<br>140<br>150     |       |
| $V_{CC} = +12 \text{ V}, V_{EE} = 0 \text{ V}$ Awakemode $T_A = -40^{\circ} \text{ to } +105^{\circ} \text{C}$ $T_A = +25^{\circ} \text{C}$                                                                                                                                                                                     |                                                                          | _                      | 125                            | -                   |       |
| $V_{CC}$ = +2.5 V, $V_{EE}$ = -2.5 V $T_A$ = +25°C $T_A$ = -40° to +105°C                                                                                                                                                                                                                                                       |                                                                          | _<br>_                 | 1200<br>-                      | 1625<br>1750        |       |
| Thermal Resistance<br>SOIC                                                                                                                                                                                                                                                                                                      | $\theta_{\sf JA}$                                                        | _                      | 145                            | _                   | °C/W  |
| Plastic DIP                                                                                                                                                                                                                                                                                                                     |                                                                          | _                      | 75                             | _                   |       |

<sup>4.</sup> Rail-to-rail performance is achieved at the input of the amplifier by using parallel NPN-PNP differential stages. When the inputs are near the negative rail (V<sub>EE</sub> < V<sub>CM</sub> < 800 mV), the PNP stage is on. When the inputs are above 800 mV (i.e. 800 mV < V<sub>CM</sub> < V<sub>CC</sub>), the NPN stage is on. This switching of the input pairs will cause a reversal of input bias current. Slight changes in the input offset voltage will be noted between the NPN and PNP pairs. Cross-coupling techniques have been used to keep this change to a minimum.

AC ELECTRICAL CHARACTERISTICS (V<sub>CC</sub> = +6.0 V, V<sub>EE</sub> = -6.0 V, R<sub>L</sub> = 600  $\Omega$ , T<sub>A</sub> = 25°C, unless otherwise noted.)

| Characteristic                                                                                                           | Symbol           | Min    | Тур            | Max    | Unit   |
|--------------------------------------------------------------------------------------------------------------------------|------------------|--------|----------------|--------|--------|
| Slew Rate ( $V_{CC}$ = +2.5 V, $V_{EE}$ = -2.5 V, $A_{V}$ = +1.0) (Note 6.) Awakemode                                    | SR               | 0.5    | 0.89           | _      | V/μs   |
| Gain Bandwidth Product (f = 100 kHz)<br>Awakemode                                                                        | GBW              | _      | 2.2            | -      | MHz    |
| Gain Margin ( $C_L$ = 0 pF)<br>Awakemode<br>Sleepmode ( $R_L$ = 1.0 k $\Omega$ )                                         | A <sub>m</sub>   |        | 6.0<br>9.0     | _<br>_ | dB     |
| Phase Margin (R <sub>L</sub> = 1.0 k $\Omega$ , V <sub>O</sub> = 0 V, C <sub>L</sub> = 0 pF) Awakemode Sleepmode         | фт               | -<br>- | 40<br>60       | _<br>_ | Deg    |
| Sleepmode to Awakemode Transition Time $ R_L = 600 \ \Omega                                $                             | t <sub>tr1</sub> | -<br>- | 4.0<br>12      | _<br>_ | μѕес   |
| Awakemode to Sleepmode Transition Time                                                                                   | t <sub>tr2</sub> | -      | 1.5            | _      | sec    |
| Channel Separation (f = 1.0 kHz)<br>Awakemode                                                                            | CS               | _      | 100            | -      | dB     |
| Power Bandwidth (V $_{O}$ = 4.0 V $_{pp,}$ R $_{L}$ = 2.0 k $\Omega,$ THD $\leq$ 1.0%) Awakemode                         | BW <sub>p</sub>  | _      | 28             | -      | kHz    |
| Distortion ( $V_O = 2.0 V_{pp}$ , $A_V = +1.0$ )<br>Awakemode (f = 10 kHz)<br>Sleepmode (f = 1.0 kHz, $R_L = Infinite$ ) | THD              |        | 0.009<br>0.007 | _<br>_ | %      |
| Open Loop Output Impedance ( $V_Q$ = 0 V, f = 2.0 MHz, $A_V$ = +10, $I_Q$ = 10 $\mu$ A) Awakemode Sleepmode              | Z <sub>O</sub>   |        | 100<br>1000    | _<br>_ | Ω      |
| Differential Input Impedance (V <sub>CM</sub> = 0 V)<br>Awakemode<br>Sleepmode                                           | R <sub>IN</sub>  | -<br>- | 200<br>1300    | _<br>_ | kΩ     |
| Differential Input Capacitance (V <sub>CM</sub> = 0 V)<br>Awakemode<br>Sleepmode                                         | C <sub>IN</sub>  |        | 8.0<br>0.4     | _<br>_ | pF     |
| Equivalent Input Noise Voltage (R $_{S}$ = 100 $\Omega,f$ = 1.0 kHz) Awakemode Sleepmode                                 | e <sub>n</sub>   |        | 15<br>60       | -<br>- | nV/√Hz |
| Equivalent Input Noise Current (f = 1.0 kHz) Awakemode Sleepmode                                                         | in               | -<br>- | 0.22<br>0.20   | _<br>_ | pA/√Hz |

<sup>6.</sup> When connected as a voltage follower and used in transient conditions, a current limiting resistor may be needed between the output and the inverting input. This is because of the back to back diodes clamped across the inputs. The value of this resistor should be between 1.0 k $\Omega$  and 10 k $\Omega$ . If the amplifier does not become slew rate limited and is processing low frequency waveforms, then no resistor would be necessary. (The output could be tied directly to the negative input.)



There are 515 active components for the entire quad device.

Figure 1. Equivalent Circuit Block Diagram (Each Amplifier)

#### **DEVICE DESCRIPTION**

The MC33304 will begin to function at power supply voltages as low as  $V_S = \pm 0.8$  V. The device has the ability to swing rail—to—rail on both the input and the output. Since the common mode input voltage range extends from  $V_{CC}$  to  $V_{EE}$ , it can be operated with either single or split voltage supplies. The MC33304 is guaranteed not to latch up or phase reverse over the entire common mode range. However, the output could go into phase reversal state if input voltage is set higher than  $+V_{CC}$  or  $-V_{EE}$ .

When power is initially applied, the part may start to operate in the awakemode. This occurs because of bias currents being generated from the charging of the internal capacitors. When this occurs, the user will have to wait approximately 1.5 seconds before the device will switch back to the sleepmode.

The amplifier is designed to switch from sleepmode to awakemode whenever the output current exceeds a preset current threshold ( $I_{TH}$ ) of approximately 200  $\mu A$ . As a result, the output switching threshold voltage ( $V_{ST}$ ) is controlled by the output loading resistance ( $R_L$ ). Large valued load resistors require a large output voltage to switch, but reduce unwanted transitions to the awakemode.

Most of the transition time is consumed slewing in the sleepmode until  $V_{ST}$  is reached, therefore, small values of  $R_L$  allow rapid transition to the awakemode. The output switching threshold voltage  $(V_{ST})$  is higher for the larger values of  $R_L$ , requiring the amplifier to slew longer in the slower sleepmode state before switching to the awakemode.

Although typically 200  $\mu$ A,  $I_{TH}$  varies with supply voltage, temperature and the load resistance. Generally, any current loading on the ouput which causes a current greater

than I<sub>TH</sub> to flow will switch the amplifier into the awakemode. This includes transition currents like those generated by charging load capacitances. In fact, the maximum capacitance that can be driven while attempting to remain in the sleepmode is approximately 300 pF.

The awakemode to sleepmode transition time is controlled by an internal delay circuit, which is necessary to prevent the amplifier from going to sleep during every zero crossing of the output waveform. This delay circuit also eliminates the crossover distortion commonly found in micropower amplifiers.

The MC33304 rail—to—rail sleepmode operational amplifier is unique in its ability to swing rail—to—rail on both the input and output using a bipolar design. This offers a low noise and wide common mode input voltage range. Since the common mode input voltage range extends from  $V_{\rm CC}$  to  $V_{\rm EE}$ , it can be operated with either single or split voltage supplies.

Rail-to-rail performance is achieved at the input of the amplifiers by using parallel NPN-PNP differential input stages. When the inputs are within 800 mV of the negative rail, the PNP stage is on. When the inputs are more than 800 mV above  $V_{\rm EE}$ , the NPN stage is on. This switching of input pairs will cause a reversal of input bias currents. Also, slight differences in offset voltage may be noted between the NPN and PNP pairs. Cross-coupling techniques have been used to keep this change to a minimum.

In addition to the rail–to–rail performance, the output stage is current boosted to provide enough output current to drive 600  $\Omega$  loads. Because of this high current capability, care should be taken not to exceed the 150°C maximum junction temperature specification.



Figure 2. Maximum Power Dissipation versus Temperature



Figure 3. Input Bias Current versus Temperature



Figure 4. Input Bias Current versus Common Mode Input Voltage



Figure 5. Open Loop Voltage Gain versus Temperature



Figure 6. Output Voltage Swing versus Supply Voltage



Figure 7. Output Voltage versus Frequency



Figure 8. Maximum Peak-to-Peak Output Voltage Swing versus Load Resistance



Figure 9. Common Mode Rejection versus Frequency



Figure 10. Power Supply Rejection versus Frequency



Figure 11. Awakemode to Sleepmode Current Threshold versus Supply Voltage



Figure 12. Sleepmode to Awakemode Current Threshold versus Supply Voltage



Figure 13. Output Short Circuit Current versus Output Voltage



Figure 14. Output Short Circuit Current versus Temperature



Figure 15. Supply Current versus Supply Voltage with Load



Figure 16. Supply Current versus Supply Voltage



Figure 17. Slew Rate versus Temperature



Figure 18. Gain Bandwidth Product versus Temperature



Figure 19. Gain Margin versus Differential Source Resistance



Figure 20. Phase Margin versus Differential Source Resistance



Figure 21. Gain Margin versus Output Load Capacitance



Figure 22. Phase Margin versus Output Load Capacitance



Figure 23. Channel Separation versus Frequency



Figure 24. Total Harmonic Distortion versus Frequency



Figure 25. Input Referred Noise Voltage versus Frequency



Figure 26. Current Noise versus Frequency



Figure 27. Percent Overshoot versus Load Capacitance

#### **PACKAGE DIMENSIONS**

#### PDIP-14 **P SUFFIX** CASE 646-06 ISSUE M





- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: INCH.
  3. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL.
  4. DIMENSION B DOES NOT INCLUDE MOLD FLASH.
  5. ROUNDED CORNERS OPTIONAL.

|     | INC   | HES   | MILLIN   | IETERS |
|-----|-------|-------|----------|--------|
| DIM | MIN   | MAX   | MIN      | MAX    |
| Α   | 0.715 | 0.770 | 18.16    | 18.80  |
| В   | 0.240 | 0.260 | 6.10     | 6.60   |
| С   | 0.145 | 0.185 | 3.69     | 4.69   |
| D   | 0.015 | 0.021 | 0.38     | 0.53   |
| F   | 0.040 | 0.070 | 1.02     | 1.78   |
| G   | 0.100 | BSC   | 2.54 BSC |        |
| Н   | 0.052 | 0.095 | 1.32     | 2.41   |
| J   | 0.008 | 0.015 | 0.20     | 0.38   |
| K   | 0.115 | 0.135 | 2.92     | 3.43   |
| L   | 0.290 | 0.310 | 7.37     | 7.87   |
| M   |       | 10°   |          | 10°    |
| N   | 0.015 | 0.039 | 0.38     | 1.01   |

#### SO-14 **D SUFFIX** CASE 751A-03 ISSUE F



#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ANSI
- 1. DIMENSIONING AND TOLERANCING PER AIT Y14.5M, 1982.
  2. CONTROLLING DIMENSION: MILLIMETER.
  3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.
  4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.
- PER SIDE.

  5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIN     | METERS | INC   | HES   |
|-----|------------|--------|-------|-------|
| DIM | MIN        | MAX    | MIN   | MAX   |
| Α   | 8.55       | 8.75   | 0.337 | 0.344 |
| В   | 3.80       | 4.00   | 0.150 | 0.157 |
| С   | 1.35       | 1.75   | 0.054 | 0.068 |
| D   | 0.35       | 0.49   | 0.014 | 0.019 |
| F   | 0.40       | 1.25   | 0.016 | 0.049 |
| G   | G 1.27 BS0 |        | 0.050 | BSC   |
| J   | 0.19       | 0.25   | 0.008 | 0.009 |
| K   | 0.10       | 0.25   | 0.004 | 0.009 |
| M   | 0 °        | 7°     | 0 °   | 7°    |
| P   | 5.80       | 6.20   | 0.228 | 0.244 |
| R   | 0.25       | 0.50   | 0.010 | 0.019 |

# **Notes**

# **Notes**

# **Notes**

SLEEPMODE is a trademark of Semiconductor Components Industries, LLC (SCILLC).

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer.

### **PUBLICATION ORDERING INFORMATION**

#### NORTH AMERICA Literature Fulfillment:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

**Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada

Email: ONlit@hibbertco.com

Fax Response Line: 303-675-2167 or 800-344-3810 Toll Free USA/Canada

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

**EUROPE:** LDC for ON Semiconductor – European Support

German Phone: (+1) 303–308–7140 (Mon–Fri 2:30pm to 7:00pm CET)
Email: ONlit–german@hibbertco.com

French Phone: (+1) 303–308–7141 (Mon–Fri 2:00pm to 7:00pm CET)

Email: ONlit-french@hibbertco.com

English Phone: (+1) 303–308–7142 (Mon–Fri 12:00pm to 5:00pm GMT)

Email: ONlit@hibbertco.com

EUROPEAN TOLL-FREE ACCESS\*: 00-800-4422-3781

\*Available from Germany, France, Italy, UK, Ireland

#### CENTRAL/SOUTH AMERICA:

Spanish Phone: 303-308-7143 (Mon-Fri 8:00am to 5:00pm MST)

Email: ONlit-spanish@hibbertco.com

ASIA/PACIFIC: LDC for ON Semiconductor – Asia Support

**Phone**: 303–675–2121 (Tue–Fri 9:00am to 1:00pm, Hong Kong Time)

Toll Free from Hong Kong & Singapore:

001–800–4422–3781 Email: ONlit–asia@hibbertco.com

JAPAN: ON Semiconductor, Japan Customer Focus Center 4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–0031

Phone: 81–3–5740–2745 Email: r14525@onsemi.com

ON Semiconductor Website: http://onsemi.com

For additional information, please contact your local Sales Representative.